## STM32 same while loop code but compiled to different assembly code

Asked today Active today Viewed 66 times



I'm learning RTOS on stm32F411RE board (Cortex-M4). I use MDK uVision v5. I encounter a problem of C code **while loop**. The code in the following is exactly the same in my project and the instructor's project (on Udemy), however, after compiling both project (on my PC), the assembly code look's different. I want to ask what makes this different. Thank you.







```
void osSignalWait(int32_t *semaphore)
{
    __disable_irq();
    while(*semaphore <=0)
    {
        __disable_irq();
        __enable_irq();
    }
    *semaphore -= 0x01;
    __enable_irq();
}</pre>
```

In the debug view (see image), if the condition does not match, it does not go to load the real value **LDR r1,[r0, #0x00]** and then do the comparison. Instead, it compares and goes to execute the command inside the while loop.



My code compiled below

```
100: void osSignalWait(int32_t *semaphore)
   101: {
0x08001566 4770
  102:
                  disable irq();
   103:
                while(*semaphore <=0)</pre>
   104:
0x08001568 B672
                      CPSID
   101: {
   102:
                  _disable_irq();
   103:
                 while(*semaphore <=0)</pre>
   104:
                                     r1,[r0,#0x00]
0x0800156A 6801
                      LDR
0x0800156C E001
                                     0x08001572
   105:
                                   disable irq();
```

```
0x0800156E B672
                      CPSID
   106:
                                   _enable_irq();
   107:
   108:
                 *semaphore -= 0x01;
0x08001570 B662
                      CPSIE
                                     Ι
0x08001572 2900
                      CMP
                                     r1,#0x00
0x08001574 DDFB
                      BLE
                                     0x0800156E
0x08001576 1E49
                      SUBS
                                     r1, r1, #1
   109:
                   _enable_irq();
0x08001578 6001
                      STR
                                     r1,[r0,#0x00]
0x0800157A B662
                      CPSIE
   110: }
```

If I compile the instructor's (on Udemy) code (on my PC using his project), the assembly code look's different ( with exactly the same while loop code). It would load the real value again and do the comparison.



Instructor's code compiled below (Compiled on my PC)

```
100: void osSignalWait(int32_t *semaphore)
   101: {
0x08000CDE 4770
                      BX
                                     lr
   102:
                  __disable_irq();
0x08000CE0 B672
                      CPSID
                                     Ι
   103:
                 while(*semaphore <=0)</pre>
   104:
0x08000CE2 E001
                                     0x08000CE8
   105:
                                    _disable_irq();
0x08000CE4 B672
                      CPSID
                                     Ι
   106:
                                    _enable_irq();
   107:
0x08000CE6 B662
                      CPSIE
                                     Ι
0x08000CE8 6801
                      LDR
                                     r1,[r0,#0x00]
0x08000CEA 2900
                      CMP
                                     r1,#0x00
                                     0x08000CE4
0x08000CEC DDFA
                      BLE
   108:
                 *semaphore -= 0x01;
0x08000CEE 6801
                      LDR
                                     r1,[r0,#0x00]
0x08000CF0 1E49
                      SUBS
                                     r1, r1, #1
0x08000CF2 6001
                      STR
                                     r1,[r0,#0x00]
   109:
                 __enable_irq();
   110:
   111:
```



## 2 Answers



2

Since you aren't telling the compiler semaphore can change during the execution of this function, your compiler has decided to optimize your code and load the value of semaphore only once and use its copy in the while loop, then only write the result in the end. As it is written now, there's no reason for the compiler to assume this could be harmful.



To notify the compiler a variable *can* change outside the function, during the execution of that function, please use the volatile keyword, see: https://en.cppreference.com/w/c/language/volatile



In that case, your code would become:

```
void osSignalWait(volatile int32_t *semaphore)
      disable irq();
    while(*semaphore <=0)</pre>
          disable irq();
         __enable_irq();
    *semaphore -= 0x01;
    __enable_irq();
}
```

By the way, calling disable ing twice (once before the while loop, then at the start inside the loop) then enable irg seems a bit wonky, don't you mean enable (and do something) then disable within the while loop?

edited 2 hours ago

answered 2 hours ago



- @Dung-Yi: the debugger doesn't know that. It only reloads because it must have been compiled without optimization, so the compiler treated everything kind of like volatile. See Why does clang produce inefficient asm with -00 (for this simple floating point sum)?. Or specifically for that bug in your and your instructor's code: MCU programming - C++ O2 optimization breaks while loop / Multithreading program stuck in optimized mode but runs normally in -O0 - Peter Cordes 1 hour ago
- And BTW, the portable C choice for communication between cores / threads is Atomic int32 t \* (with memory order relaxed). (If you're disabling IRQs, you can use a separate atomic load and atomic store, not -= ). @Dung-Yi: Hmm, I think your code is broken: the while() loop body leaves interrupts enabled before doing -= . I think you want enable(); disable(); as the loop body to give interrupt handlers a chance to run while you're spin-waiting. Or better, spin with interrupts enabled until you see \*sem <= 0 , then try disable, check, and decrement. - Peter Cordes 1 hour ago
- @Elijan9 The loop body currently disables interrupts and then enables them, which as Peter Cordes mentions, is backwards. The purpose of those in the loop body (when done in the correct order) is to ensure that when the semaphore becomes available, the loop body exits with interrupts disabled. In the meantime, repeatedly enabling them ensures that interrupts can be serviced during the spin-wait. phonetagger 1 hour ago
- @Dung-Yi The spin-wait technique is a very crude way of handling semaphores. In a good preemptive RTOS, you would be able to wait on the semaphore without spinning. Spinning wastes CPU resources (instruction cycles). The OS (or RTOS) should have a way of waiting/pending on the semaphore by calling some OS API function, and when it returns, either you have the semaphore or the wait timed out (if you gave it a timeout). – phonetagger 1 hour ago
- No volatile is needed here at all. The builtin asm has the memory clobber acting as a compiler memory barrier. – P\_\_J\_ 58 mins ago

This very well known keil over optimisation bug. Reported many times. Having memory clobber it should read the memory every time.

Here is an example how clobbers work







```
#include <stdint.h>
unsigned x;
volatile unsigned y;
int foo()
    while(x < 1000);
}
int bar()
{
    while(x < 1000) asm("":::"memory");</pre>
```

```
foo:
         ldr
                  r3, .L5
         ldr
                  r3, [r3]
         cmp
                  r3, #1000
         bxcs
                  lr
.L3:
         b
                  .L3
.L5:
         .word
                  х
bar:
         ldr
                  r1, .L11
         ldr
                  r2, .L11+4
         ldr
                  r3, [r1]
                  r3, r2
         cmp
         bxhi
                  lr
.L9:
         ldr
                  r3, [r1]
         cmp
                  r3, r2
         bls
                  .L9
                  lr
.L11:
         .word
                  Х
         .word
                  999
```

answered 38 mins ago



That's not an over-optimization bug, it's data-race UB in the C source that you can work around with a memory barrier or volatile. Or actually avoid UB with \_Atomic (with mo\_relaxed so it can compile to the same asm). Why do you say a barrier is better than volatile, or \_Atomic int (with mo\_relaxed)? Since this is for a semaphore object that's only ever used for synchronization so you never want to let the compiler keep it in a register across multiple reads. volatile ensures we don't have invented loads from one read. – Peter Cordes 26 mins ago

Thank you for point out the issue. I did find this bug reported in stack overflow before but never realize that my problem is caused by this!! Thank you. − Dung-Yi 19 mins ago ✓

- @PeterCordes I do not say what is better. They are not identical and have different uses
   qodbolt.org/z/aXSMB P J 8 mins ago
- @P\_\_J\_: I think I was getting mixed up between the comment thread on the other answer vs. this. But why post it when there's already an answer suggesting volatile? The interesting point is that the "memory" barrier that should be part of the definition of \_\_disable\_irq() should have already blocked reordering, like it does on GCC. godbolt.org/z/fbpe2d. (But yes I'm aware that memory barriers don't affect non-escaped local vars, like a function arg.) Peter Cordes 2 mins ago